

## IME Baseline Silicon Photonics Platform



Hard mask deposition 350A

Si

**BOX** 

- Hard mask etch 350A
- Partial Si etch 700A to form grating



Partial Si etch 600A to form slab



■ Si etch 900A to BOX to etch away all unwanted Si



- HM oxide strip
- Deposition of 100A pad oxide



- Hard mask strip
- PD and MOD implants
- RTA 1030C 5s for implant activation
- Strip 100A pad oxide



- Deposit 1kA oxide
- Epi oxide window etch (dry + wet etch)







- Epi oxide window strip
- Ge top implant
- Anneal 500C 5min for implant activation



Oxide deposition 6kA for ILD1





## Metal 1 formation

■ TaN/Al/TaN, 500A/7.5kA /250A (bottom) deposition and etch



## Oxide deposition 15kA













| Structural Parameters |                            |       |
|-----------------------|----------------------------|-------|
| Identifier            | Description                | Value |
| *A                    | SOI Thickness (nm)         | 220   |
| *B                    | Si Partial Etch Depth (nm) | 70    |
| *C                    | Slab Thickness (nm)        | 90    |
| *D                    | Epi Ge Thickness (nm)      | 500   |
| *E                    | ILD-0 Thickness (µm)       | 0.6   |
| *F                    | SiN ESL for Via 2 (nm)     | 50    |
| *G                    | ILD-1 Thickness (µm)       | 1.5   |
| *H                    | Deep Si Trench Depth (µm)  | >100  |